

## Communication

## Medium:

|              | Wired | Wireless |
|--------------|-------|----------|
| SPEED        | ~     | ~        |
| Safety       | 1     | <b>*</b> |
| Cost         |       |          |
| Installation |       |          |
| Mobility     | •     |          |

# **Transmission**

1



# <u>Parallel</u>

#### Data Skew:



#### Back EmF:



## TX, RX Relations:



## **Syncronization:**

#### Syncronous:



### **ASyncronous**



# **Data Direction:**



## TTL VS CMOS:







## Throughput:

Frame = (Data Bits + Another Bits (start+Stop+parity))

TP=DATA Bits /Frames Bits .

TP= 100% Frame is only Data.

TP= 0% Frame has no Data.

## Throughput:

Frame = (Data Bits + Another Bits (start+Stop+parity))

TP=DATA Bits /Frames Bits .

TP= 100% Frame is only Data.

TP= 0% Frame has no Data.

### **UART**:

- Wired
- Serial
- Peer to peer
- Async
- ☐ H full duplex
- □ Support 5,9,7,8,6
- Data overrun detection
- Frame error detection
- ☐ Double speed Async Mode



### **Data Frame format:**



Parity by hardware = Even or ODD

- Can't detect error location
- ☐ Can't detect multiple error

☐ 1,2 Stop bit

### **UART Meuasurment:**

Max Throughput = (1 start+9 data bits+1 stop)=9/11=81%

Min Throughput =(1 start+ 5 data bits+1 parity+ 2 stop bits)= 5/9= 55%

Baud rate = bite rate = number of bits per second

Baud rate:

9600bps, 57,600 bps, 4800 bps, 115,200 bps

```
- 0 X
   COM29:19200baud - Tera Term VT
File Edit Setup Control Window Help
╝`¬α3<f?αααα└↑α30fxy≡├~└¦αα∞╝0fx ├~└¦├<`αC<f?αααααααα030°o
 니banx+
       αf?αααα ταα30
                     ք πμα~ Լ¦αααf x → " - "|," α< ` ~
- Լ¦ατο⊔αf ? ααααα - 130μf πμα~ - Լ¦ααβ β » ~ - Լ¦έα (` ~
¦α?μ<αf?ααα†α†α30fβμα<sup>~</sup> l¦αα°f× |~ l¦κα<`~
0 աքπա~ Կեռ իք× ի~ Կեռ՝ ^
                          L|aaaf?aaaa†a†30 If B µa~ L|axµx±
                                                            fB 1~Ll a '~Llagaf? aaaaaaaa3000
£xy≡ Ի^ Լ¦αβΣ0f Իո^ Լ¦y L`^ Լ¦α `ααf?ααααααα030 Ig
                                                                f IIn~L| 'Oa' af? aaaaaaaa30 Ifx
≣Ի∼Կեαxքx Ի∼Կեքα<՝∼
                       Llaxaaf?aaaaaaa13
```



|             | 31–<br>12 | 11    | 10   | 9    | 8     | 7–0   |       |        | Name         |
|-------------|-----------|-------|------|------|-------|-------|-------|--------|--------------|
| \$4000.C000 |           | OE    | BE   | PE   | FE    | DATA  | ī     | I      | UARTO_DR_R   |
|             | 31-3      |       |      |      | 3     | 2     | 1     | 0      |              |
| \$4000.C004 |           | ı     | ı    | ı    | OE    | BE    | PE    | FE     | UARTO_RSR_R  |
|             | 31-8      | 7     | 6    | 5    | 4     | 3     | 2-0   |        |              |
| \$4000.C018 |           | TXFE  | RXFF | TXFF | RXFE  | BUSY  |       | ī      | UARTO_FR_R   |
|             | 31–<br>16 | 15-0  |      |      |       |       |       |        |              |
| \$4000.C024 |           | DIVIN | T    | I    | ı     | ı     | ı     | I      | UART0_IBRD_R |
|             | 31–6      | 5     |      |      | 5–0   |       |       |        |              |
| \$4000.C028 | I         | 1     | ĺ    | I    | DIVFR | RAC   | I     | ĺ      | UARTO_FBRD_R |
|             | 31-8      | 7     | 6-5  | 4    | 3     | 2     | 1     | 0      |              |
| \$4000.C02C |           | SPS   | WPEN | FEN  | STP2  | EPS   | PEN   | BRK    | UART0_LCRH_R |
|             | 31-<br>10 | 9     | 8    | 7    | 6–3   | 2     | 1     | 0      |              |
| \$4000.C030 | 20.       | RXE   | TXE  | LBE  |       | SIRLP | SIREN | UARTEN | UARTO_CTL_R  |

|             | 31–<br>12 | 11 | 10 | 9  | 8  | 7–0  |    | Name |             |
|-------------|-----------|----|----|----|----|------|----|------|-------------|
| \$4000.C000 | 1         | OE | BE | PE | FE | DATA |    | 1    | UARTO_DR_R  |
|             | 31–3      |    |    | 72 | 3  | 2    | 1  | 0    |             |
| \$4000.C004 |           |    |    | ş  | OE | BE   | PE | FE   | UART0_RSR_R |

The OE, BE, PE, and FE are error flags associated with the receiver. You can see these flags in two places: associated with each data byte in UART0\_DR\_R or as a separate error register in UART0\_RSR\_R

|             | 31-<br>8 | 7    | 6    | 5    | 4    | 3    | 2-0 |            |
|-------------|----------|------|------|------|------|------|-----|------------|
| \$4000.C018 |          | TXFE | RXFF | TXFF | RXFE | BUSY |     | UART0_FR_R |
|             |          |      |      |      |      |      |     |            |

- ☐ Busy: The BUSY flag is set when the transmitter still has unsent bits.
- ☐ Busy: The BUSY flag is cleared when last stop bit has been sent and transmit FIFO is empty
- RXFE: The RXFE flag is set when receive shift register and receive FIFO are initially empty
- RXFE: The RXFE flag is cleared when first frame goes into the receive FIFO.
- RXFF: The RXFE flag is set when when the FIFO is full
- RXFF: The RXFE flag is cleared when FIFO is not full
- ☐ TXFF: The RXFE flag is set when when the FIFO is full
- ☐ TXFF: The RXFE flag is cleared when FIFO is not full

|             |           |     | I   |     |     |       |       |        |             |
|-------------|-----------|-----|-----|-----|-----|-------|-------|--------|-------------|
|             | 31-<br>10 | 9   | 8   | 7   | 6–3 | 2     | 1     | 0      |             |
| \$4000.C030 |           | RXE | TXE | LBE |     | SIRLP | SIREN | UARTEN | UARTO_CTL_R |

The UART0\_CTL\_R control register contains the bits that turn on the UART. TXE is the Transmitter Enable bit, and RXE is the Receiver Enable bit. We set TXE, RXE, and UARTEN equal to 1 in order to activate the UART device. However, we should clear UARTEN during the initialization sequence.

| \$4000.C024  | 16 | DIVIN   | JT |      |     |    |   | UARTO IBRD R  |
|--------------|----|---------|----|------|-----|----|---|---------------|
| Ф-1000.C02-1 | 1  |         |    |      | Ĭ   | Ī  | Ī | C/IKIO_IBKD_K |
|              | AC | <br>5-0 |    |      |     |    |   |               |
| \$4000.C028  |    |         |    | DIVE | RAC | v. |   | UART0_FBRD_R  |
|              |    |         |    |      |     |    |   |               |

☐ The Baud16 clock is created from the system bus clock, with a frequency of (Bus clock frequency)/divider

d= 8/16/1920

The baud rate is 16 times slower than Baud16

Example:

□ Baud rate = Baud16/16 = (Bus clock frequency)/(16\*divider)

-bus clock is 8 MHz - 19200 bits /sec desired Baudrate. 19200= 8x10^6 /16\*d d= 26.04167= 11010.000011 , d= 26 , (0.04167 \*64+0.5)=3.1668 ---> 3 UART0\_IBRD\_R= 11010. UART0\_FBRD\_R=000011.

|             | L   |     | I     |     | L    | L   | I   | I   | L. I         |
|-------------|-----|-----|-------|-----|------|-----|-----|-----|--------------|
|             | 31- | 7   | 6 - 5 | 4   | 3    | 2   | 1   | 0   |              |
|             | 8   |     |       |     |      |     |     |     |              |
| \$4000.C02C |     | SPS | WPEN  | FEN | STP2 | EPS | PEN | BRK | UARTO_LCRH_R |
|             |     |     |       |     |      |     |     |     |              |
|             |     |     | -     | _   |      |     |     |     |              |

- □ UART0\_LCRH\_R, UART0\_IBRD\_R, and UART0\_FBRD\_R form an internal 30-bit register. This internal register is only updated when a write operation to UART0\_LCRH\_R is performed
- 8-bit word length, enable FIFO

#### Sheet 6

Q1. Assume System clock frequency=16MHz. Find the values for the divisor registers of UARTIBRD and UARTFBRD for the following standard baud rates:

(a) 4800 (b) 9600 (c) 57,600 (d) 115,200

By default, 16 MHz System Clock is divided by 16 before it is fed to the UART.

Therefore, Divisor= 16MHz/(16\*BaudRate) = 1MHz/BaudRate.

- (a) 1MHz/4800 = 208.3333, UARTIBRD = 208 and UARTFBRD = (0.3333×64) + 0.5 = 21.8312 = 21
- (b) 1MHz/9600 = 104.166666, UARTIBRD = 104 and  $UARTFBRD = (0.16666 \times 64) + 0.5 = 11$
- (c) 1MHz/57600 = 17.361, UARTIBRD = 17 and  $UARTFBRD = (0.361 \times 64) + 0.5 = 23$
- (d) 1MHz/115200 = 8.680, UARTIBRD = 8 and  $UARTFBRD = (0.680 \times 64) +0.5=44$

Q2. Assume the baud rate is 9600 bits/sec. Show the serial port output versus time waveform that occurs when the ASCII characters "ABC" are transmitted one right after another. What is the total time to transmit the three characters?

A 65 -> 0100 0001 B 66 -> 0100 0010 C 67 -> 0100 0011



Each char has 8 bits+ start bit + end bit = 10 bits. Time = (10\*3) \* bit-time = 30 / baud rate = 30 / 9600 = 3.125 mS. Q3. Write a C function to initialize UART0 with baud rate 9600 bits/s, 8 bits word length, no parity, one stop bit, and FIFO enabled.

```
void UART Init(void){ // should be called only once
SYSCTL RCGCUART R |= 0x0001; // activate UART0
SYSCTL RCGCGPIO R |= 0x0001; // activate port A
UARTO CTL R &= ~0x0001; // disable UART
UARTO IBRD R = 520; // IBRD=int(80000000/(16*9600)) = int(520.8333)
UARTO FBRD R = 53; // FBRD = int(0.8333 * 64 + 0.5)
UARTO LCRH R = 0x0070; // 8-bit word length, enable FIFO 001110000
UARTO CTL R = 0x0301; // enable RXE, TXE and UART 001100000001
GPIO PORTA AFSEL R |= 0x03; // enable alt function PA0, PA1
GPIO PORTA PCTL R = (GPIO PORTA PCTL R&0xFFFFFF00)+0x00000011; /*
GPIO PORTA DEN R |= 0x03; // enable digital I/O on PA0, PA1
GPIO PORTA AMSEL R &= ~0x03; // disable analog function on PA0, PA1
```

Q4. Write a C function to check if there is data available to be received by UARTO.

■ We need to check the empty flag of the receiver, if FIFO buffer is not empty, then there is data available to be received.

```
bool UART0_Available(void){
return (UART0_FR_R & 0x010 != 0) ? 0 : 1;
}
```

Write a C program that receives from Device1 a lower-case character and transmits its upper-case toDevice2.

```
Void read_writeToUpper(void){
  char in;
  char out;
  while(1){
  in = UART0_Read();
  out = in - 0x20; // To upper case (ex. a = A + 32)
  UART0_Write(out);
}}
```

Q6. Write a C function to transmit one byte using UARTO.

Q5. Write a C function to receive one byte using UARTO.

```
void UART0_Write(char data){
while((UART0_FR_R & 0x0020) != 0); //check if the buffer is full
UART0_DR_R = data;
}
```